# **Fast Training of Sparse Graph Neural Networks on Dense Hardware**

**Anonymous Author(s)** Affiliation

Address email

# Abstract

Graph neural networks have become increasingly popular in recent years due to their ability to naturally encode relational input data and their ability to scale to large graphs by operating on a sparse representation of graph adjacency matrices. As we look to scale up these models using custom hardware, a natural assumption would be that we need hardware tailored to sparse operations and/or dynamic control flow. In this work, we question this assumption by scaling up sparse graph neural networks using a platform targeted at dense computation on fixed-size data. Drawing inspiration from optimization of numerical algorithms on sparse matrices, we develop techniques that enable training the sparse graph neural network model from Allamanis et al. [2018] in 13 minutes using a 512-core TPUv2 Pod, whereas the original training takes almost a day.

# Introduction

2

8

9

10

11

12

24

25

26

27

28

29

31

34

As we seek to apply high capacity neural network models to new applications, we often encounter 13 data that is not structured as a vector, image, sequence, or set. In these cases, graph neural networks 14 (GNNs) [Scarselli et al., 2009, Li et al., 2016] can be appealing because they operate on graph-15 structured inputs. Each node can have data (e.g., an image) associated with it, and edges can encode different kinds of relationships between nodes. The forward pass of a GNN model can be interpreted 17 as nodes exchanging messages with each other along edges of a graph [Gilmer et al., 2017], combining the local per-node information with information about the surrounding context in a flexible manner. 19 Domains where GNNs have found success include chemistry (where graph-structured representations 20 of molecules are mapped to predictions about molecular properties) and program analysis (where a 21 graph-structured representation of a program encodes a combination of syntactic information and 22 semantic relationships between program entities). 23

In the program analysis application of Allamanis et al. [2018], graphs have up to 20,000 nodes. Computing with batches of dense  $20,000 \times 20,000$  adjacency matrices is expensive, so common practice is to operate on sparse adjacency matrices. With sparse representations it is straightforward to operate on graphs with ~100,000 nodes per batch. The model can be implemented efficiently using sparse operations such as scatter and gather, or sparse\_tensor\_dense\_matmul in TensorFlow.

From a hardware perspective, modern advances in deep learning are partly due to the use of GPUs [Le-Cun et al., 2015]. Modern GPUs have a large number of cores, and the threads started by a single program can access memory, branch, and terminate independently from other threads. Even though performance is maximized when threads do not diverge (facilitating efficient dense linear algebra 32 operations, such as matrix-matrix multiplication), relatively fast implementations of sparse operations 33 are possible [Bell and Garland, 2009]. New "AI accelerators" such as Google's Tensor Processing Units (TPU), Intel's Nervana Neural Network Processor, and Nvidia's Volta architecture use domain 35 specific architectures (DSAs) [Hennessy and Patterson, 2019] to perform matrix multiplication. We

refer to these collectively as "dense hardware". A priori, it is unclear how well-suited these new 37 DSAs are for sparse models, as the sparse computations must be rewritten in terms of dense matrix 38 multiplies in order to access the computational bandwidth of the AI accelerator. *The point of this* 39 work is to explore the suitability of this hardware for speeding up the training of sparse GNN models. 40 Our approach will be to think of appropriately-sized matrix multiplication as a primitive in a "virtual 41 42

machine". The problem then becomes "compiling" the GNN propagation on a sparse graph to only use primitives in the virtual machine. The first key observation is that if we can reveal a low bandwidth 43 structure [Díaz et al., 2002] in the graph adjacency matrix, then GNN propagation can be losslessly expressed in terms of three applications of a dense batched matrix multiply primitive. This reduces 45 the cost of a step of densified GNN propagation from  $O(N^2H)$  to O(NBH), where N is the number 46 of nodes, B the bandwidth, and H the node embedding dimension. The second key observation is 47 that it is possible to permute nodes in the graphs from Allamanis et al. [2018]—which we take to be 48 representative of the types of graphs that arise in program analysis tasks—to expose low bandwidth 49 structure using algorithms from sparse numerical computing.

After applying bandwidth reduction and implementing GNN message propagation for low bandwidth 51 graphs, we achieve performance on TPUv2 hardware that is competitive with a highly optimized 52 sparse GPU implementation. We then take advantage of the ease of scaling out TPU computations to 53 many cores and explore large batch training. We are able to achieve near-linear scaling as the number 54 of cores grows up to 128 and then see some diminishing returns beyond that, confirming the pattern 55 observed by Shallue et al. [2018]. On the challenging *VarMisuse* problem from Allamanis et al. [2018] (single-GPU training takes close to a day), we show it is possible to reach near state-of-the-art 57 accuracy in 13 minutes. 58

In summary, the contributions of this paper are as follows: 59

- 1. identifying low bandwidth as a structure that enables efficient dense implementation of GNN propagation while also being present in real-world program analysis data;
- 2. applying algorithms from sparse numerical computing to reduce bandwidth for GNN graphs, and developing a fast algorithm for dense propagation in sparse low bandwidth GNNs;
- 3. empirical results on large-batch training for GNNs, extending the large-batch steps to validation accuracy study of Shallue et al. [2018] to sparse GNN;
- 4. empirical results achieving orders of magnitude faster time-to-accuracy on the dataset and task from Allamanis et al. [2018].

In addition, at a higher level, this work shows that sparse hardware is not always necessary for fast computation in sparse models and presents what we believe to be a repeatable recipe for "compiling" a family of sparse graph structures to a sequence of dense primitive operations that implement a GNN model. In the final section we discuss other families of sparse graph structures where we believe a similar recipe can be applied.

#### 2 **Background** 73

60

61

62

63

64

65

66

67

68

69

70

71

**Graph neural networks** There have been many developments and applications of GNNs over 74 recent years [Zhou et al., 2018, Wu et al., 2019]. Of particular relevance are Scarselli et al. [2009], 75 which presented the original GNN model, and Li et al. [2016], which developed the gated GNN 76 (GGNN) variant used by Allamanis et al. [2018] and thus also by us. 77 A GGNN encoder takes as input a graph on N nodes with initial node embeddings  $E^{(0)} \in \mathbb{R}^{N \times H}$ , and after a fixed number T of timesteps produces final node embeddings  $E^{(T)} \in \mathbb{R}^{N \times H}$  that combine 78 79 local and neighborhood information. In each time step, each node computes a message from its current embedding using a linear map parametrized by a learnable matrix  $W \in \mathbb{R}^{H \times H}$ , and broadcasts the message to all its neighbors. Each node sums up its received messages, and updates its embedding using a GRU cell [Cho et al., 2014]. Writing  $A \in \{0,1\}^{N \times N}$  for the (transposed) adjacency matrix  $(a_{ij} = 1 \text{ if there is an edge from } j \text{ to } i)$ , the forward pass of a GGNN encoder is captured by  $E^{(t+1)} = \text{GRU}(AE^{(t)}W, E^{(t)})$  for  $t = 0, 1, \dots, T - 1$ .

$$E^{(t+1)} = GRU(AE^{(t)}W, E^{(t)}) \quad \text{for } t = 0, 1, \dots, T - 1.$$
(1)

When edges are of P discrete types, separate weights  $W_p$  parametrize the map from embeddings to messages for each edge type:  $E^{(t+1)} = \text{GRU}(\sum_{p=1}^{P} A_p E^{(t)} W_p, E^{(t)})$ , where  $A_p$  only contains

edges of type p. The pre-multiplications by the sparse matrix A (or  $A_p$ ) are the crucial sparse operations that we seek to replace with fast primitives on dense hardware. The final node embeddings  $E^{(T)}$  can be used directly (e.g., for node classification), pooled together into an embedding of the whole graph, or, as in our case, fed into an output layer that for each graph picks out a particular node.

**Program graphs** Program source code can be represented as a string and treated as textual input to a RNN, but this ignores its precisely defined structure (the syntax of the programming language) and semantics. To alleviate this problem and increase data efficiency Allamanis et al. [2018] proposed to represent source code as a graph. The "backbone" of the graph is the code's abstract syntax tree (AST). Additional edges of different types, capturing the syntax and semantics of the language, are added into the graph. For example, there could be an edge type linking AST nodes to their children, an edge type linking each token in the source code to the next one, or an edge type linking a variable token to the variables it could have been computed from. Given source code, the program graph can be pre-computed using static analysis. 

**Variable misuse** Introduced by Allamanis et al. [2018], *VarMisuse* is the following task: Given a snippet of code with one of the usages of a variable masked out (the *hole*) select which variable is used in the hole from a set of candidates. Once trained, the model can be run on test code by masking out variable usages and finding where model predictions disagree with the actual code.

The model trained by Allamanis et al. [2018] is a neural network consisting of a GGNN encoder, and a readout layer that applies a learned linear map  $\mathbb{R}^H \to \mathbb{R}$  to the candidate node embeddings to obtain per-node logits, so that a softmax yields the normalized probability of each candidate node filling the hole. Allamanis et al. [2018] report finding bugs in open source projects using this model.

**Sparse batching** Instances in a training set of (program) graphs have differing node counts, so the question of efficient batching arises. With sparse adjacency representations of graphs an elegant batching scheme is possible: multiple training graphs can be packed into a single *supergraph* of fixed maximum size, until no more graphs fit [Allamanis et al., 2018]. Individual training graphs are represented by disjoint connected components in this supergraph, and since message passing only proceeds along graph edges, different training graphs do not affect each other. Thanks to the sparse representation, no quadratic overhead is incurred by the large number of nodes in the supergraph.

**Sparse numerical linear algebra** Performing sparse matrix multiplication on modern hardware can be difficult due to the irregular memory access patterns. A large body of work has studied implementing sparse matrix operations on a variety of architectures [Saad, 2003, Sec. 3]. One consideration is the storage scheme of the matrix, another the ordering of rows and columns, which can significantly affect the performance of certain operations, see, e.g., Tinney and Walker [1967].

When the matrix is a graph adjacency matrix, this ordering corresponds to an ordering of nodes. Finding an ordering of graph nodes to optimize an objective is known as a graph layout problem [Díaz et al., 2002]. Of particular interest in this work is bandwidth minimization. The bandwidth of a square matrix  $A = \{a_{ij}\}_{N \times N}$  is the smallest  $B \in \mathbb{N}_0$  such that  $a_{ij} = 0$  whenever |i-j| > B. This is an NP-hard problem, but a popular heuristic algorithm is Reverse Cuthill McKee (RCMK) [Cuthill and McKee, 1969].

#### 3 Method

As an overview, the full training pipeline consists of the following components:

- 1. *Compilation*: a one-time preprocessing step that "compiles" each training point by finding an efficient computation schedule for it. In our case this amounts to finding a permutation of nodes in each training graph such that the resulting adjacency matrix has low bandwidth.
- 2. *Input pipeline* (not a novel contribution): efficient reading of compiled training data from disk, assembly of *supergraphs* via *sparse batching* (see Section 2), and feeding them to training hardware so that it is not blocked on waiting for training data. When training on multiple cores, each core receives its own supergraph.
- 3. *Model*: an algorithm that executes the GGNN encoder logic by invoking operations that are fast on the target hardware. In our case, this corresponds to three invocations of batch matrix multiplication, which together perform the message passing logic for low-bandwidth graphs.

#### 3.1 Compilation: reducing bandwidth

Given a sparse graph adjacency matrix, we first permute the nodes to expose reduced bandwidth structure using the RCMK algorithm. Since predictions from a GNN are equivariant to node permutation, we simply permute the labels as we permute the nodes in the graph. This is done as a one-time preprocessing step on each training graph in the dataset.

#### 143 3.2 Model

138

157

158

159

169

170

171

172

173

174

175

176

Our implementation consists of two parts: 1) an algorithm that expresses the graph message passing operation on low-bandwidth graphs in terms of batch matrix multiplications, and 2) an efficient implementation of this algorithm with a memory layout that avoids tensor transpositions.

Efficient densification of reduced bandwidth GNN propagation A general class of efficient operations on dense hardware can be expressed using the einsum operation [SciPy, 2019], a particular case of which is *batch matrix multiplication* (BMM): Given two tensors of compatible shapes  $[d_1,\ldots,d_{n-2},m,k]$  and  $[d_1,\ldots,d_{n-2},k,n]$ , it performs the  $d_1\cdots d_{n-2}$  matrix multiplications in the last two dimensions, yielding a tensor of shape  $[d_1,\ldots,d_{n-2},m,n]$ .

As a first step, suppose that A is a square, block diagonal matrix with K equal block sizes S, i.e. with overall shape  $KS \times KS$ . Writing  $C_1, \ldots, C_K$  for the individual non-zero  $S \times S$  blocks of A, the matrix product of A with another matrix E of compatible shape  $KS \times H$  can be expressed as

$$AE = \begin{bmatrix} C_1 & & \\ & \ddots & \\ & & C_K \end{bmatrix} \begin{bmatrix} E_1 \\ \vdots \\ E_K \end{bmatrix} = \begin{bmatrix} C_1 E_1 \\ \vdots \\ C_K E_K \end{bmatrix}$$
 (2)

where  $E_k = E[(k-1)S:kS,:]$  in Matlab notation. Thus it is possible to only store the non-zero blocks  $C_1,\ldots,C_K$  (instead of the entire matrix A) and the product AE can be implemented as

A E = reshape(BMM([C\_1,...,C\_K], reshape(E, [K,S,H])), [KS,H]).

This idea can be extended to the low-bandwidth case by employing two additional BMMs to "fill the gaps" around the block corners in the block diagonal case (see right). Formally, if A is a  $KS \times KS$  matrix with bandwidth  $B \leq S-1$ , then AE=



$$\begin{bmatrix} C_1 & U_2 & & & & \\ L_1 & C_2 & U_3 & & & \\ & \ddots & \ddots & \ddots & \\ & & L_{k-2} & C_{k-1} & U_k \\ & & & L_{k-1} & C_k \end{bmatrix} \begin{bmatrix} E_1 \\ E_2 \\ \vdots \\ E_{k-1} \\ E_k \end{bmatrix} = \begin{bmatrix} C_1 E_1 \\ C_2 E_2 \\ \vdots \\ C_k E_k \end{bmatrix} + \begin{bmatrix} U_2 E_2 \\ U_3 E_3 \\ \vdots \\ U_k E_k \\ 0 \end{bmatrix} + \begin{bmatrix} 0 \\ L_1 E_1 \\ L_2 E_2 \\ \vdots \\ L_{k-1} E_{k-1} \end{bmatrix}$$
(3)

where the blocks  $C_k$ ,  $U_k$ ,  $L_k$ , are all  $S \times S$  matrices, and additionally the  $U_k$ 's are strictly *lower*-triangular and the  $L_k$ 's are strictly *upper*-triangular. The three matrices on the right-hand side can be computed using batch matrix multiplications, see Algorithm 1 for details.

In each training run, we choose the block size S depending on the bandwidths B that we wish to handle. We can still apply our low-bandwidth message passing to graphs that violate the assumption  $B \leq S-1$ , but some of their edges will be ignored (messages are not passed along them). Specifically, edges (i,j) with |i-j| < S are always taken into account, those with  $S \leq |i-j| < 2S$  are sometimes taken into account, and those with  $|i-j| \geq 2S$  are always ignored (see illustration above Equation 3).

**Memory layout** To efficiently feed data into the dense hardware, the data corresponding to each matrix in the batch matrix multiplies need to be contiguous in memory. When tensor memory is stored in lexicographic order, this corresponds to those dimensions being the last in the respective tensors. Thus, the BMM operation described above is more efficient than an einsum over the same values but with the order of dimensions shuffled. If memory needs to be rearranged before applying the BMM operation, this incurs overhead. To some extent, these concerns can be hidden by a compiler, but we found it beneficial to explicitly choose the memory layout.

The challenge in the GGNN model is that we need to perform two kinds of matrix-multiplies:

1) multiplication by the adjacency matrix to aggregate messages incoming to each node, and 2) multiplication by edge weight matrices to transform node embeddings into messages (see Equation 1).

# Algorithm 1 Low-bandwidth GGNN Message Propagation Step

**Input:** tensors of the following shapes:

- Cks [K, S\*P, S] ( $C_k$ 's concatenated across the P edge types)
- $\bullet$  Uks [K-1, S\*P, S] ( $U_k$ 's concatenated across the P edge types)
- Lks [K-1, S\*P, S] ( $L_k$ 's concatenated across the P edge types)
- Eks [K, S, H] ( $E_k$ 's; reshaped tensor of node embeddings)
- Wps [P\*H, H] ( $W_p$ 's concatenated edge transform matrices for P edge types)

Output: new\_node\_embeddings [K, S, H]  $(E_k^{(t+1)})$ , s; reshaped tensor of new node embeddings) {First compute [K, S\*P, H] tensor pre\_messages storing the sum of node embeddings (H) being sent to each node (K\*S) via an edge of each type (P), before transforming by edge model.}

```
1: pre_messages = einsum('kzs,ksh->kzh', Cks, Eks)
2: pre_messages[0:K-1] += einsum('kzs,ksh->kzh', Uks, Eks[0:K-1])
3: pre_messages[1:K] += einsum('kzs,ksh->kzh', Lks, Eks[0:K-1])
```

- 4: pre\_messages = reshape(pre\_messages, [K, S, P\*H])
- 5: incoming\_messages = einsum('ksy,yh->ksh', pre\_messages, Wps)
- 6: new\_node\_embeddings = GRU\_cell(incoming\_messages, Eks)

In Algorithm 1, we lay out memory and perform a message passing step in a way that keeps the dimensions being multiplied in the last dimensions, and avoids any tensor transpositions. TensorFlow code for our model is provided in the supplementary material.

### 4 Data

182

183

184

185

186

187

192

193

195

196

197

198

199

200

The dataset released by Allamanis et al. [2018] consists of *VarMisuse* instances constructed from source code collected from 25 open source C# projects. Each program graph contains a special *hole node*, representing the location in code for which a variable is to be predicted, and a set of *candidate nodes*, representing all type-correct in-scope variables that could potentially fill the hole. The identity of the correct candidate is also provided, so that this is a supervised learning classification task.

The data comes with two pre-defined train-validation-test splits: *SeenProj*, where validation and test data come from the same projects as the training data, and *UnseenProj*, where they come from disjoint projects. Allamanis et al. [2018] provide more detailed results using *SeenProj*, so to allow comparison we report results using the provided *SeenProj* splits.

**Reachability preprocessing** We discarded nodes from all graphs that cannot affect model predictions (and so do not influence training). Specifically, following Allamanis et al. [2018] we use T=8 message passing steps in the GGNN encoder, so only nodes from which a candidate node is reachable within 8 steps affect the final embeddings and thus the logits of these candidates. Any other nodes can be discarded. All reported results including the GPU baselines use reachability-reduced data.

There are 124,592 training graphs in the dataset. The largest number of nodes in a single graph is 18,582 after reachability preprocessing (20,271 before). Preserving the provided ordering of the non-eliminated nodes, the largest ("original") bandwidth of a graph adjacency matrix would be 18,535. See also the blue and orange histograms in Figure 1 (left). There are P=22 edge types.



| bandwidth bound ${\cal B}$ | training<br>data % |
|----------------------------|--------------------|
| 128                        | 48.9%              |
| 256                        | 69.2%              |
| 512                        | 83.5%              |
| 1024                       | 91.9%              |



Figure 1: Statistics of the 124,592 [Allamanis et al., 2018] training graphs, *after* reachability reduction (see Section 4). Left: node counts and adjacency matrix bandwidths, horizontal axis is log-scaled. Middle: proportion of graphs whose bandwidths can be reduced below the given threshold *B*. Right: ratios between node count and adjacency matrix bandwidth after applying bandwidth reduction.

# 201 5 Experiments

We report results from four sets of experiments, demonstrating the following findings:

- 1. Program graphs often exhibit low-bandwidth structure (Section 5.1). For example, more than 80% of all training graphs in the [Allamanis et al., 2018] dataset are representable by an adjacency matrix of bandwidth lower than 512.
- 2. Our GNN propagation method for low-bandwidth graphs allows fast processing of training data (Section 5.2). A single TPUv2 device achieves similar speed as a state-of-the-art sparse implementation on sparse hardware, and the speed scales almost linearly with more cores. For example, a 512-core TPUv2 slice processes 11,000 graphs/second with bandwidth 512.
- 3. Large-batch training allows training the model to the same validation accuracy significantly faster (Section 5.3), and this holds true despite ignoring some edges in large-bandwidth graphs. For example, a training run on a 512-core TPUv2 slice can reach the target in 13 minutes.
- 4. Instead of using all training points, filtering out "troublesome" graphs can be considered: we can drop graphs with large bandwidths and use our method losslessly (not ignoring any edges), or we can drop graphs with too many nodes, so that full densification becomes feasible for the remaining (smaller) graphs. We find that these approaches generally scale less well, or lead to lower validation accuracies. For space considerations, details are left to Appendix C.

# 5.1 Allamanis et al. [2018] data has low bandwidth

Figure 1 (left and middle) show that a compilation step can be designed such that most program graphs in the Allamanis et al. [2018] dataset are reduced to a low-bandwidth representation. Moreover, Figure 1 (right) shows that after our compilation step using the RCMK algorithm, the bandwidth B of virtually all training graphs in the dataset is significantly smaller than their number of nodes N. The ratio of 3 is highlighted as it represents the crossover point at which the theoretical  $N^2$  cost of full densification surpasses the 3NB cost of covering the bandwidth using our three BMMs.

#### 5.2 Training speed in training graphs processed per second

First, as a baseline we reimplemented the GGNN model of Allamanis et al. [2018], for which they reported a training speed of 55 graphs/second on a TitanX GPU, using a hidden dimension H=64. We optimized our input pipeline for speed, and using a newer V100 GPU we achieved a training speed of 80 graphs/second, despite using double the hidden dimension H=128.

We also implemented our low-bandwidth model, using different block sizes S. A larger block size covers more edges in the (large-bandwidth) training graphs, but the memory cost of storing the wider densified block diagonals decreases the number of nodes in the supergraph that we can fit into memory. A more detailed analysis appears in Appendix A; the table in Figure 2 (left) shows the overall training speeds achieved in training graphs processed per second.

The GPU model does not have a block size parameter, so to obtain the corresponding speeds we dropped edges lying outside of the corresponding bandwidth. However, unlike the low-bandwidth model, the GPU model did not visibly benefit from decreasing the block size (the benefit of not having to pass messages along a few edges far from the diagonal is neglibible).

| graphs/sec | GPU model | Low-bandwidth model              |          |       |       |        |
|------------|-----------|----------------------------------|----------|-------|-------|--------|
|            |           | number of TPUv2 cores trained on |          |       |       |        |
| Block size | trained   | 2                                | 8        | 32    | 128   | 512    |
| S          | on V100   | (16GB)                           | (device) |       |       |        |
| all edges  | 80        | -                                | -        | -     | -     | -      |
| 1024       | 80        | 25                               | 100      | 400   | 1,600 | 4,500  |
| 512        | 80        | 75                               | 260      | 1,000 | 3,900 | 11,000 |
| 256        | 80        | 110                              | 450      | 1,800 | 6,900 | 21,000 |
| 128        | 80        | 160                              | 630      | 2,500 | 9,700 | 24,000 |



Figure 2: Training speed (graphs/s) on the full training data (ignoring non-conforming edges).

A single TPUv2 device has 8 cores with 8GB of RAM each, so for comparison we also estimated the speed on a hypothetical TPUv2 slice with just two cores, matching the 16GB of RAM available on a V100 GPU. As the block size decreases from 512 to 256, this 16GB slice surpasses the GPU training speed. A single TPUv2 device as well as TPUv2 slices with more cores lead to further improvements in the training speed: Figure 2 (right) visualizes the almost ideal linear scaling.

### 5.3 Training time to validation accuracy

As explained in Section 4, we evaluate our approach on the  $SeenProj\ VarMisuse$  task of Allamanis et al. [2018]. They report a test set accuracy of 85.5% for this task, however 1) their model is trained on a larger dataset than the one released, and 2) it includes an additional learnable component (node label embeddings). Using the information provided by Allamanis et al. [2018] and our finding that accuracies on the validation set lie 5 percentage points lower than on the test set (see Figure 4 in Appendix B), we set the target validation accuracy at 78%. See Appendix B for the full justification.

We trained the GPU model and our low-bandwidth model capturing different bandwidths. Scaling up to larger TPU slices we were able to train the latter using large batch sizes, and following the findings of Shallue et al. [2018] we performed a fresh learning hyper-parameter sweep for each batch size. All runs used the SGD optimizer with momentum; see Appendix D for hyper-parameter ranges.

For both the sparse GPU model and our low-bandwidth model the parameters learned during training are the same: the per-edge-type matrices  $W_p$  (including a bias term), the weights of the GRU cell, and the output layer. This means that at evaluation/prediction time, the weights of a low-bandwidth model trained with any block size S can be used by the sparse GPU model, so that for evaluation messages are passed across all edges in the validation graphs. We found that this performed better than only passing messages along edges within the same block size as the one used for training.

For each training run, we evaluated training checkpoints at regular intervals on the full validation data and smoothed the resulting curves. We then found the earliest checkpoint at which this validation accuracy curve exceeded the 78% target. Figure 3 reports the results. The visualization on the right extends the study of Shallue et al. [2018] to the sparse GGNN model.

|           | GPU model | Low-bandwidth model              |          |          |          |  |
|-----------|-----------|----------------------------------|----------|----------|----------|--|
| Block     | trained   | number of TPUv2 cores trained on |          |          |          |  |
| size $S$  | on V100   | 8                                | 32       | 128      | 512      |  |
| all edges | 75,000    | -                                | _        | -        | -        |  |
|           | (19 h)    |                                  |          |          |          |  |
| 1024      | 145,000   | 56,000                           | 8,800    | 2,600    | 1,200    |  |
|           | (32 h)    | (17 h)                           | (2 h)    | (34 min) | (22 min) |  |
| 512       | 180,000   | 18,000                           | 3,000    | 900      | 700      |  |
|           | (50 h)    | (4 h)                            | (40 min) | (17 min) | (13 min) |  |
| 256       | 230,000   | 38,000                           | 3,000    | 1,800    | 1,000    |  |
|           | (52 h)    | (7 h)                            | (35 min) | (22 min) | (18 min) |  |
| 128       | not       | not                              | not      | 8,000    | not      |  |
|           | reached   | reached                          | reached  | (75 min) | reached  |  |



Figure 3: Training steps (and training time) until 78% validation accuracy.

# 6 Related work

**Sparse linear algebra** Our approach to sparse matrix multiplication is similar to approaches used in classical sparse linear algebra. On vector processors a common storage scheme for sparse matrices is the diagonal representation where a matrix is represented as a vector of integers corresponding to the non-zero diagonals along with a dense matrix containing the entries on these diagonals [Saad, 2003, Sec. 3.4]. Our storage scheme can be considered a block-diagonal version of this storage scheme that is more efficient to process using the systolic array structure on TPUs.

**Block-sparse neural networks** In previous work authors have explored block-sparse connectivity patterns as ways of combining the benefits of sparsity with the performance of dense matrix multiplication on modern hardware. Graph neural networks can be interpreted as sparse neural networks

with a fixed binary weight matrix (the adjacency matrix) and a large hidden state (the node states). Similarly, *grouped convolutions* [Xie et al., 2017] and *depth-wise separable convolutions* [Simonyan and Zisserman, 2015] can be interpreted as block-sparse operations. Narang et al. [2017] looked into learning block-sparse weight matrices for RNNs. Gray et al. [2017] explore the implementation of highly performant CUDA kernels for block-sparse matrix multiplication.

Speeding up neural network training Goyal et al. [2017] used large-batch training to train a ResNet-50 model on ImageNet in one hour. A subsequent chain of work has further reduced the training time to minutes [Akiba et al., 2017, You et al., 2018, Jia et al., 2018]. Our work can be seen as an analogous first step for the GNN model and task from Allamanis et al. [2018]. Shallue et al. [2018] recently performed an extensive empirical investigation of large-batch training on a variety of (non-sparse) models on multiple image classification and language modeling tasks.

There have been some efforts to speed up GNN training using GPUs. Deep Graph Library [Wang et al., 2019] is a framework for training a variety of neural network models that involve passing messages in a sparse graph. The main optimizations are sparse batching (discussed in Section 2), batching together message computations across nodes, and fusing message and node update functions (e.g., using a sparse-dense matrix multiply). Our GPU baseline uses all these optimizations and an additional optimization from Allamanis et al. [2018] where node states can be pre-aggregated by (receiving node, edge type) pairs when using linear edge transformations. Ma et al. [2018] also develop a general framework for efficient GNN training, using a number of lower-level optimizations including custom GPU kernels for scatter and gather operations, and a ring-based data-loading pipeline to reduce contention when transferring data from the host CPU to multiple GPUs. They show that the custom GPU kernels lead to runtimes that range from 50% to 90% that of a baseline TensorFlow implementation, and the ring-based data loading allows near-linear scaling up to 8 GPUs.

Our focus is on problems where there are many graphs of large size (up to  $\sim 100,000$  nodes in a graph). Alternative approaches are available in the domain of a single very large graph like is found in social networks or knowledge graphs. In these cases, methods like GraphSAGE [Hamilton et al., 2017] or the model from Dai et al. [2018] are likely more appropriate.

#### 7 Discussion and future work

At the outset of this work, we were unsure whether dense hardware could be made competitive with GPUs for training sparse graph neural networks. The main result of this paper is to show that for a prominent application of sparse graph neural networks on relatively large graphs, it is indeed possible. Moreover, we studied large batch training for graph neural networks and showed that it is possible to significantly speed up time-to-accuracy by scaling out to many cores and increasing batch sizes.

More generally, we have presented an example of a recipe for tackling the problem of sparse graph message propagation on dense hardware. The general recipe is to think in terms of an abstract virtual machine, comprising a *runtime* consisting of operations



in terms of an abstract virtual machine, comprising a *runtime* consisting of operations that are fast on dense hardware and a *compiler* that rewrites the graph propagation step

in terms of runtime primitives. It would be straightforward to add more runtime primitives; we mention two that we are particularly excited about. The first is "supernode" propagation where some nodes are allowed to communicate with all nodes, which could be implemented by taking dense slices from the first rows and columns of the adjacency matrix (see right). The second is a general block-sparse matrix multiply like in the CUDA primitives of Gray et al. [2017]. The compilation step for these primitives will be an interesting combinatorial optimization problem. Furthermore, it would be interesting to identify other primitives that would allow handling specific classes of graphs (e.g., small world networks).

In this work, we held fixed the graph structures that were provided by Allamanis et al. [2018], and already there is low bandwidth structure that can be leveraged for efficient computation. However, going forward we would like to design graph structures that encode relevant domain knowledge while respecting constraints that could lead to even faster computation. We are eager for a dataset that is  $100\text{-}1000\times$  time larger than that of Allamanis et al. [2018] to be collected and to study how performance scales with more data. The techniques presented in this paper will be critical towards making this feasible.

# 27 References

- T. Akiba, S. Suzuki, and K. Fukuda. Extremely large minibatch SGD: training ResNet-50 on ImageNet in 15 minutes. *arXiv preprint arXiv:1711.04325*, 2017.
- 330 M. Allamanis, M. Brockschmidt, and M. Khademi. Learning to represent programs with graphs. In ICLR, 2018.
- N. Bell and M. Garland. Implementing sparse matrix-vector multiplication on throughput-oriented processors. In *Proceedings of the Conference on High Performance Computing Networking, Storage and Analysis*, 2009.
- K. Cho, B. van Merrienboer, C. Gulcehre, F. Bougares, H. Schwenk, and Y. Bengio. Learning phrase representations using RNN encoder-decoder for statistical machine translation. In *EMNLP*, 2014.
- E. Cuthill and J. McKee. Reducing the bandwidth of sparse symmetric matrices. In ACM, 1969.
- H. Dai, Z. Kozareva, B. Dai, A. Smola, and L. Song. Learning steady-states of iterative algorithms over graphs.
   In *ICML*, 2018.
- 338 J. Díaz, J. Petit, and M. Serna. A survey of graph layout problems. ACM Computing Surveys (CSUR), 2002.
- J. Gilmer, S. S. Schoenholz, P. F. Riley, O. Vinyals, and G. E. Dahl. Neural message passing for quantum chemistry. In *ICML*, 2017.
- P. Goyal, P. Dollár, R. Girshick, P. Noordhuis, L. Wesolowski, A. Kyrola, A. Tulloch, Y. Jia, and K. He. Accurate, large minibatch SGD: Training ImageNet in 1 hour. *arXiv preprint arXiv:1706.02677*, 2017.
- S. Gray, A. Radford, and D. P. Kingma. GPU kernels for block-sparse weights. 2017.
- W. Hamilton, Z. Ying, and J. Leskovec. Inductive representation learning on large graphs. In NIPS, 2017.
- J. L. Hennessy and D. A. Patterson. A new golden age for computer architecture. ACM, 2019.
- X. Jia, S. Song, W. He, Y. Wang, H. Rong, F. Zhou, L. Xie, Z. Guo, Y. Yang, L. Yu, et al. Highly scalable
   deep learning training system with mixed-precision: Training imagenet in four minutes. arXiv preprint
   arXiv:1807.11205, 2018.
- 349 Y. LeCun, Y. Bengio, and G. Hinton. Deep learning. Nature, 2015.
- Y. Li, D. Tarlow, M. Brockschmidt, and R. Zemel. Gated graph sequence neural networks. In ICLR, 2016.
- L. Ma, Z. Yang, Y. Miao, J. Xue, M. Wu, L. Zhou, and Y. Dai. Towards efficient large-scale graph neural network computing. *arXiv preprint arXiv:1810.08403*, 2018.
- S. Narang, E. Undersander, and G. Diamos. Block-sparse recurrent neural networks. *arXiv preprint* arXiv:1711.02782, 2017.
- 355 Y. Saad. Iterative methods for sparse linear systems. 2003.
- F. Scarselli, M. Gori, A. C. Tsoi, M. Hagenbuchner, and G. Monfardini. The graph neural network model. *IEEE Transactions on Neural Networks*, 2009.
- SciPy. numpy.einsum, 2019. URL https://docs.scipy.org/doc/numpy/reference/generated/numpy.einsum.html. NumPy version 1.16.
- C. J. Shallue, J. Lee, J. Antognini, J. Sohl-Dickstein, R. Frostig, and G. E. Dahl. Measuring the effects of data
   parallelism on neural network training. arXiv preprint arXiv:1811.03600, 2018.
- 362 K. Simonyan and A. Zisserman. Very deep convolutional networks for large-scale image recognition. In *ICLR*,
   363 2015.
- W. F. Tinney and J. W. Walker. Direct solutions of sparse network equations by optimally ordered triangular
   factorization. *Proceedings of the IEEE*, 1967.
- M. Wang, L. Yu, D. Zheng, Q. Gan, Y. Gai, Z. Ye, M. i, J. Zhou, Q. Huang, C. Ma, Z. Huang, Q. Guo, H. Zhang,
   H. Lin, J. Zhao, J. Li, A. Smola, and Z. Zhang. Deep graph library: Towards efficient and scalable deep
   learning on graphs. In *ICLR Workshop on Representation Learning on Graphs and Manifolds*, 2019.
- Z. Wu, S. Pan, F. Chen, G. Long, C. Zhang, and P. S. Yu. A comprehensive survey on graph neural networks. arXiv preprint arXiv:1901.00596, 2019.

- S. Xie, R. Girshick, P. Dollár, Z. Tu, and K. He. Aggregated residual transformations for deep neural networks.
   In CVPR, 2017.
- Y. You, Z. Zhang, C.-J. Hsieh, J. Demmel, and K. Keutzer. Imagenet training in minutes. In *Proceedings of the* 47th International Conference on Parallel Processing. ACM, 2018.
- J. Zhou, G. Cui, Z. Zhang, C. Yang, Z. Liu, and M. Sun. Graph neural networks: A review of methods and applications. *arXiv preprint arXiv:1812.08434*, 2018.